

## H.264 4K DECODER

### **OVERVIEW**

The H.264 Decoder Core is a highly optimized, high resolution decompression engine targeted primarily at FPGAs. It is well suited for various applications ranging from broadcast and professional video to high end consumer electronics.

**Dynamic. Unique. Resilient.** 

The decoder design is fully autonomous and does not require any external processor to aid the decode operation. The IO interface comprises of an input FIFO and an output frame buffer. Decoded data can also be provided on a serial bus with embedded sync information. The decoder requires DDR SDRAM to store reference pictures

The decoder solution is available either as a FPGA netlist or in source code format and can be customized to meet the requirements of end users.

### **KEY FEATURES**

- Fully standards compliant tested with ITU-T & other industry standard test suites.
- Robust error handling, resilience & concealment.
- Processes metadata related to closed captions, AFD & picture timing.
- Seamless switching between streams encoded with different settings including different resolutions, chroma formats and bit depths.
- Extensive options to customize the source code via use of parameters
- Single chip solution with no processor requirement
- Supports progressive and interlaced formats
- Supports both CABAC and CAVLC Entropy coding
- Easy to integrate and hence faster time-to-market

#### **FPGA**

| FPGA              | LUTs | BRAM | s DSPs |  |
|-------------------|------|------|--------|--|
| Kintex Ultrascale | TBA  | TBA  | TBA    |  |

- 3840x2160p60, 422, 10-bit, 80 mbps CABAC, 160 mbps CAVLC decoder
- Does not include memory controller, display controller and TS demultiplexer

#### **BLOCK DIAGRAM**



### SPECIFICATIONS

Standard: Profiles: Video Resolutions: Frame Rate: Bit rate:

Chroma Format: Precision: Input Format: Output Format:

Latency: Codec Flavors: FPGA:

### DELIVERABLES

- Source Code or Netlist
- Simulation Model
- Hardware Test Platform

BROADCAST

HIGH END CONSUMER ELECTRONICS

**TEST & MEASUREMENT EOUIPMENTS** 

- Build Scripts
- Test Reports

#### **APPLICATIONS**

H.264/MPEG-4 Part 10 (ISO/IEC 14496-10 & ITU-T H.264) Constrained Baseline, Main & High profiles Up to 4096 x 2160 Up to 60 fps CABAC Bitrate: Up to 160 Mbps CAVLC Bitrate: Up to 320 Mbps Monochrome, 4:2:0 & 4:2:2 Bit depths from 8 to 10. Scalable to 12 Elementary or Transport stream Decoded pictures in frame buffer. Optional serial output with embedded sync information Ultra low latency of 10 ms AVC – Ultra, XAVC 4K, XAVC 4K Intra Xilinx Kintex Ultrascale

#### User Manual

- Design Documentation
- Constraint Files
- Test Benches
- Support for one year



VIDEO WALL AND DIGITAL SIGNAGE

AEROSPACE AND DEFENSE



MEDICAL



# VYUSYNC

VYUsync develops high performance video processing intellectual property cores. Our products cover a broad range of standards and are optimized for deployment across a wide array of segments including Contribution, Production, Distribution, Medical and Defense. VYUsync also develops hardware modules which incorporate the IP cores in order to allow our customers to reach market faster.